############# aa 068**4** ############ FUJITSU # PARALLEL DATA INPUT OUTPUT INTERFACE LSI MB89255A ########### ############# 

# PARALLEL DATA INPUT OUTPUT UNIT

ADVANCED INFORMATION

REV.1.0 MAY 1987

DIF-40F-M01

Fujitsu MB89255A is one of the peripheral! devices to be hooked up to standard micro- : processors. This is a general purpose : parallel interface device which has functions : to select or detect parallel data input : output operation by program. This device has ! three different modes ( basic I/O mode, hand- : shake mode etc. ) as the operation modes : This device has three 8-bit parallel I/O : ports in between itself and peripheral : terminals. and executes input operation according to the operation mode : defined by program, dividing those three 8- ! bit parallel ports to group of 12-bit ports : Designed with CMOS technology to reduce power : consumption, and housed in 40-pin standard : DIP package.

Main features

- + Three operation modes Mode 0 : basic input output operation mode Mode 1 : handshake input output mode Mode 2 : bi-directional operation mode
- + Three of 8-bit parallel I/O ports port 0, port 1, port 2
- + Two groups of I/O ports group 0 : port 0 8-bit and upper nibble of port 2 group 1 : port 1 8-bit and lower nibble of port 2
- + Programmable function operation mode selection
- + Set/reset function on each individual bit
- + Standard MPU interface
- + TTL level interface, +5V single power supply
- + Silicon gate CMOS process, Standard 40-pin DIP package

Researched 006421

(J421

Fut

1





| ;                                       | Symbol  | Fin No.          | 1/0   | Descriptions                                                                                                                                                                                            |
|-----------------------------------------|---------|------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                       | Vcc     | 40               | _     | +5V power supply                                                                                                                                                                                        |
| ;                                       | GND     | 20               | _     | Ground ( OV )                                                                                                                                                                                           |
| 1 1 1                                   | P00-P07 | 1 - 4<br>37 - 40 | I/O : | 8-bit general purpose I/O port O This port is included in group O. By setting { control parameters with software, three types { of operation modes are used.                                            |
| ;                                       | P10-P17 | 18 - 25          | I/O : | 8-bit general purpose I/O port 1 This port is included in group 1. By setting control parameters with software, two types of operation modes are used.                                                  |
| 1                                       | P20-P27 | 10 - 17          | I/O ; | 8-bit I/O port 2. This port is used as general! I/O port, handshake control, status data bit input, according to the operating function or mode setting on group 0 or 1.                                |
| ;                                       | DBO-DB7 | 27 - 34          | 1/0   | 8-bit bi-directional data bus to communicate : with MPU. Gating <u>and data</u> transfer direction : are controlled by CS, R, W signals.                                                                |
|                                         | F.      | 5                | I     | Read enable strobe input. Active "L" input   signal to read data from the internal port,   which is selected by combination of AO and A1.                                                               |
| • ;                                     | <u></u> | 36               | I :   | Write enable strobe input. Active "L" input   signal to write data to the internal port, which is selected by combination of AO and A1.                                                                 |
| :                                       | cs :    | 6                | I     | Chip select input. When this input goes "L",  <br>DBO-7 are opened and MB89255A/B is allowed to  <br>communicate to MPU.                                                                                |
| 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | RST     | 35               | I     | Device initialization pulse input. When "H" level pulse is input to this pin, MB89255A/B is initialized. Initial stage settings are control parameter is 9B(HEX), mode of all ports is input in mode O. |

#### Electric characteristics

# 1. Absolute maximum ratings

| Farameter             | <br> Symbol | Condition | : Sp | ec        | :<br>Unit |
|-----------------------|-------------|-----------|------|-----------|-----------|
| , et emecet           | 1           |           |      | : Max     | <b>t</b>  |
| Supply voltage        | . Vcc       |           | -0.3 |           | . V       |
| Input voltage         | Vin         |           | -0.3 | ! Vcc+0.3 | . V       |
| Output voltage        | ! Vout      |           | -0.3 | : Vcc+0.3 |           |
| Operating temperature | l Ta        |           | . 0  |           | degC      |
| Storage temperature   | : Tstg      | <br>      | -55  | 150       | l degĊ    |

## 2. Recommended operating conditions

Supply voltage Vcc ...... +5V + 10% Vss ..... V ( voltage is based on Vss level )

Operating temperature Ta .... 0 - 70 degC

# 3. DC characteristics

 $Vcc = +5V \pm 10\%$ , Vss = 0V, Ta = 0-70 degC

| :<br>  Parameter           | :<br> Symbol | <br>  Condition                                    | ¦ Sp   |             | :<br>:::::::::::::::::::::::::::::::::::: |
|----------------------------|--------------|----------------------------------------------------|--------|-------------|-------------------------------------------|
| i larameter                | <br>         | Condition                                          | Min    | ! Max       |                                           |
| : Supply<br>: current      |              | : All outputs open I/O<br>: write cycle time:400ns |        | 10          | mA                                        |
| Standby<br>current         |              | : All outputs open<br>: Standby                    | !<br>! | 10          | ;<br>;<br>;                               |
| Input leakage<br>  current | lilk         | OV < Vin < Vcc                                     | -10    | 10          |                                           |
| Output leakage<br>current  | ! Iofl       | OV < Vout < Vcc                                    | -10    | 1 10        | · LuA :                                   |
| : Bus hold<br>: current    | Ibhh         | Vout = 3.0V, port0,1,2<br>                         | -50    | : -300<br>: | -; ;<br>; ;                               |

# 3. DC characteristics ( Continued )

 $Vcc = +5V \pm 10\%$ , Vss = 0V, Ta = 0-70 degC

| :<br>[] | Parameter             | :<br> Symbol | Condition                                                                                                              | Spe     |            | :<br>:Unit  |
|---------|-----------------------|--------------|------------------------------------------------------------------------------------------------------------------------|---------|------------|-------------|
| •       |                       |              | 55/10121011                                                                                                            | Min     | l Max      | 1           |
|         | Darlington<br>current | Idar         | Vout = 1.5V, 750 ohm port 1,2 Up to any 8 ports out of port 1,2 The total current of those 8 ports is 45 mA at maximum | -2.0    |            | : mA        |
| :       | Input "L"<br>voltage  | Vil          |                                                                                                                        | -0.3    | . 0.8      | +<br>!<br>! |
| :       | Input "H"<br>voltage  | Vih          |                                                                                                                        | 2.0     | Vcc+0.3    | <br>        |
|         | Output "L"<br>voltage | Vol          | Iol = 2.5mA                                                                                                            |         | 0.4        | ! V<br>!    |
| 1       | Output "H"            | Voh          | Ioh = 2.5mA                                                                                                            | 3.0     | <b> </b>   | ;<br>;      |
| :       | voltage               | 1 i          | Ioh = -100uA                                                                                                           | Vcc-0.4 | +<br> <br> | ;<br>;      |

# Capacitance

Ta = 25 degC, Vcc = OV

| Parameter                | Symbol | <br>  Condition<br>            | Spec  <br>  <br>  Min   Max | 1    |
|--------------------------|--------|--------------------------------|-----------------------------|------|
|                          |        | fc = 1MHz,                     | 1 10 1                      | ì    |
| Input/Output capacitance |        | Unmesured pins<br>returned GND |                             | pF : |

## 5. AC characteristics

 $Vcc = 5V \pm 10\%$ , Vss = 0V, Ta = 0 - +70 degC

| : Farameter                            | :<br>  Symbol | :<br>Condition | ! Sp         | ec            | Unit 1 |
|----------------------------------------|---------------|----------------|--------------|---------------|--------|
|                                        | 1             | !              | •            | l Max         |        |
| Read pulse width                       | : tRD         | !              | 150          |               |        |
| Address set up time ( to R )           | tADRD         |                | ; 0          | +;            | :      |
| Address hold time ( to R )             | tRDAD         | !              | : 0          | +             |        |
| Data output delay time                 | tRDDT         | CL = 150pF     | +<br>!       | 120           |        |
| Data floating time                     | tDTRD         | 1              | 10           | 75            | i i    |
| Write pulse width                      | twr<br>:      |                | 100          | +             |        |
| Address set up time ( to W )           | : tadwr       | †              | ; O          | +             | :      |
| Address hold time ( to W )             | : tWTAD       |                | 20           | +             | ;<br>; |
| Data set up time ( to W )              | tDTWT         | •              | 100          | 1             | i i    |
| Data hold time ( to W )                | tWTDT         |                | 50           | <del> </del>  |        |
| Access interval time                   | tRV           | 1              | 300          | † ;           | ;<br>; |
| Peripheral data set up time (to R)     | tSRD          |                | 0            | † ;<br>!<br>! | ns :   |
| Peripheral data hold time (to R)       | : tHRD        | !              | 0            | +;<br>;<br>;  | !      |
| W "H" to Output delay time             | twTOT .       | CL = 150pF     | +<br>        | 350           | ;<br>! |
| Peripheral data set up time ( to STB ) | tPTS          |                | 0            | *;<br>! !     | ;      |
| Peripheral data (to STB)               | tPTH          |                | 180          | †             |        |
| STB pulse width                        | tsB           |                | 500          | +;<br>! :     | ;<br>! |
| STB "H" to INTR "H"                    | tSBIR         |                | <del>,</del> | 300           | i<br>! |
| R "L" to INTR "L"                      | tRDIR         | <br>           |              | 400           | 1      |
| R "H" to IBF "L"                       | tRDI          | CL = 150pF     |              | 300           | ;<br>! |
| STB "L" to IBF "H"                     | tspi          | •<br>!<br>!    |              | 300           | i<br>! |
| •                                      | <u> </u>      | r              | <u> </u>     | <u> </u>      |        |

5. AC characteristics ( Continued )

 $Vcc = 5V \pm 10\%$ , Vss = 0V, Ta = 0 - +70 degC

| Paramete <del>r</del>          | ! Symbol | :<br>Condition          | Sp  | ec<br> | l<br>I Ilmit |
|--------------------------------|----------|-------------------------|-----|--------|--------------|
|                                | 1        | : Condition             |     | l Max  |              |
| W "H" to OBF "L"               | : tWTD   | <br>                    |     | 650    |              |
| ACK "L" to OBF "H"             | : tAO    | : CL = 150pF<br>:       |     | 350    |              |
| ACK pulse width                | l tA     | †                       | 300 | +      |              |
| W "L" to INTR "L"              | : tWTIR  | * ·                     |     | 450    |              |
| ACK "H" to INTR "H"            | : tAIR   | í<br>!<br>!             | 1   | 350    |              |
| ACK "L" to Output delay time   | : tADTB  | :<br>  CL = 150pF<br> - | •   | 300    |              |
| ACK "H" to Output disable time | : tADTF  | i<br>!                  |     | 250    |              |
| Reset pulse width              | tRES     | i<br>!<br>!             | 500 | +<br>  |              |

Notes: The all timings of both input and output are in condition of V1 = 0.8V, Vh = 2.0V

> Reset pulse width ( tRES ) : The first reset pulse signal to be input right after power goes on is 50us at minimum.

## Signal timing chart

## 1. Mode O Input timing



## 2. Mode 0 Output timing



## 3. Mode 1 Input timing



## .. Mode 1 Output timing



This is the timing in case that pheripheral device has sent data right before MPU intent to send data to peripheral.





### Connection to microprocesser

The following descriptions indicate the connecting method of MB89255, to standard microprocessor ( MPU ).

## Signal relations



Peripheral device interface

Data transfer direction and access target

The data transfer in between microprocessor and MB89255A is controlled by the signals input to CS, R, W, AO, and A1. By those signals data transfer direction, bus open/close, and access target are determined. The condition of those signals and it's cooperate data bus operation is shown as follows:

| cs | _<br>  R | : W | ;<br>; A1 | 1<br>1 A0 | Data bus operation                |              |
|----|----------|-----|-----------|-----------|-----------------------------------|--------------|
| 0  | : 0      | 1   | ; 0       | 0         | Port O data> MPU                  |              |
| 0  | : 0      | : 1 | . 0       | 1 1       | Port 1 data> MPU                  | :<br>Read    |
| 0  | : 0      | 1   | 1         | 0         | Port 2 data> MPU                  | :            |
| 0  | ; 1      | : 0 | : 0       | 0         | MPU> Port O data                  | <del></del>  |
| 0  | : 1      | : 0 | : 0       | 1 1       | MPU> Port 1 data                  | !            |
| 0  | ; 1      | : 0 | 1 1       | 0         | MPU> Port 2 data                  | ! Write<br>! |
| 0  | 1 1      | 0   | 1         | 1 1       | MPU> Control parameter            | !            |
| 1  | ; X      | ; X | ; X       | : X       | Bus(is closed ( Tri-state level ) | +            |
| 0  | : 0      | 1   | 1 1       | 1 1       | Inhibitted                        | :<br>  Other |
| 0  | 1 1      | 1 1 | ; X       | . X       | Bus is closed ( Tri-state level ) | :<br>;       |

#### Functional overview

Control word can't be read

The parallel 24-bit I/O por  $\Rightarrow$  no possibility o groups as group 0 (POO - PO7, F24 - P27) and group 1  $\Rightarrow$  no possibility o groups as group 0 (POO - PO7, F24 - P27) and group 1  $\Rightarrow$  no possibility o groups as group 0 (POO - PO7, F24 - P27) and group 1  $\Rightarrow$  no possibility o groups as group 0 (POO - P23). Group 0 has ion modes and to set (POO - P23) and group 0 (POO - PO7, F24 - P27) and group 1  $\Rightarrow$  no possibility o groups as group 0 (POO - PO7, F24 - P27) and group 1  $\Rightarrow$  no possibility o groups as group 0 (POO - PO7, F24 - P27) and group 1  $\Rightarrow$  no possibility o groups as group 0 (POO - PO7, F24 - P27) and group 1  $\Rightarrow$  no possibility o groups as group 0 (POO - PO7, F24 - P27) and group 1  $\Rightarrow$  no possibility o groups as group 0 (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and to set (POO - PO7, F24 - P27) and group 1 has ion modes and group 1 has

Operation mode and it's function

Mode 0 : Basic input / output operation ( group 0, group 1 )

When MPU executes read operation ( IN command, LOAD command ), the data stored in each bit of the port is output to data bus and read by MPU at that time. When MPU executes write operation ( OUT command, STORE command ), the output data from MPU is latched and stored to the each bit of the port.

# Mode 1 : Handshake input / output operation ( group 0, group 1 )

Handshake signals are used to define <u>ac</u>urate data transfer timing between MB89255A and peripheral devices. STB signal (Strobe signal, from MB89255A to peripherals), IBF signal (Input Buffer Full, from MB89255A to peripherals), and INTR signal (Interrupt signal, from MB89255A to MPU) are used as the handshake signals, when data is input to MB89255A from peripherals. The input data to MB89255A's port is latched by STB signal.

ACK signal (Acknowledge signal, from peripherals to MB89255A),  $\overline{\text{OBF}}$  signal (Output Buffer Full, from MB89255A to peripherals), and INTR signal (Interrupt signal, from MB89255A to MPU) are used as the handshake signals when data is output to peripherals from MB89255A. MB89255A recognizes the data was received by peripherals, by ACK signal.

# Mode 2 : Bi-directional operation ( group 0 )

This function is approxmately similar to the function of input operation + output operation on mode O. Since port is used bi-directionally switching data transfer direction activelly, consecutive data output operation is forbidden. Therefore, the port keeps high-impedance level till ACK signal (Acknowledge signal) commes, when that is used as an output port. Right after ACK signal is received, the data is output from that port

The operation on group 0 and 1 is selected by control parameter. The function on each bit of this control parameter is as follows:



When control parameter is set, the data latch in each port is cleared Especially when operation mode is defined to Mode 1 or Mode 2, INTE bit (interrupt enable bit) of port 2 is also cleared, so interrupt operation is not done. To generate interruptions, INTE bit should be set to "1" by using port 2 bit set/reset function.

When initialization RST signal is provided, 9B HEX is automatically set as an initial control parameter.

```
D6, D5: O0 --- Set Mode O to group O
D4: 1 --- Define port O to input mode
D3: 1 --- Define upper 4-bit on port 2 to input mode
D2: O --- Set Mode O to group 1
D1: 1 --- Define port 1 to input mode
D0: 1 --- Define lower 4-bit on port 2 to input mode
```

#### Bit set/reset function

The all bits assigned on port 2 can be individually set or reset. This operation is executed by setting control parameters following the format as follows (data with MSB = 0). This function is applicable on all operation modes. For the bit which is on input mode, this function just change the internal latch's data and doesn't affect any other things.

| MS | 5B  |    |     |    |        |             |             |             |          |             |    |          |             |     | LS            | В |              |                  |               |               |             |
|----|-----|----|-----|----|--------|-------------|-------------|-------------|----------|-------------|----|----------|-------------|-----|---------------|---|--------------|------------------|---------------|---------------|-------------|
| }  | D7  | 1  | D6  | 1  | D5     | ;           | D4          | ;           | DЗ       | :           | D2 |          | D1          | ;   | DO            | ; |              |                  |               |               |             |
| -  | :   |    | :   |    | ;      |             | :<br>:<br>: | <del></del> | :        |             | :  | ***      | :           |     | l             |   |              | et/res<br>eset   |               |               | ta          |
|    | :   |    | :   |    | ;<br>; |             | :           |             | !        |             | !  |          |             |     |               |   |              | eset b<br>ered t |               |               |             |
|    | :   |    | :   |    |        |             | !           |             |          |             |    |          |             |     |               |   | Don't        | care             |               |               |             |
|    | :   |    |     |    |        | <del></del> |             |             | · .      |             |    |          | <del></del> |     | <del></del> - | * |              | ion sw<br>ed to  |               | lag bi        | t           |
| ;  | Des | ti | nat | ic | on t   | oit         | :           | P:2         | <u>`</u> | F           | 21 | ;        | P22         | 2 ; | P2            | 3 | l P24        | P25              | P26           | : P27         | :           |
| !  |     |    | D1  |    |        |             | +-          | 0           | ) :      | <del></del> | 1  | -+-      | 0           |     | 1             |   | 1 0          | +<br>; 1         | ; 0           | +<br>  1      | }<br>}      |
| !  |     |    | D2  | :  |        |             | :           | 0           |          |             | 0  | -+-<br>! | 1           |     | 1             |   | +<br>  0     | ; o              | +<br>: 1      | +<br>i 1      | <b>:</b>    |
| !  |     |    | D3  | 3  |        |             | 1           | 0           |          |             | 0  | -+·<br>  | 0           |     | 0             |   | +<br>  1<br> | +<br>1<br>1      | +<br>: 1<br>: | +<br>; 1<br>; | ;<br>;<br>; |

#### Detail functional descriptions

#### Status data

Port 2, which belongs to the group, which was defined to either mode 1 or 2, supplies status data to MPU, and on the other hand that is used as handshake control port by peripheral devices. Once each port is defined to either mode 1 or mode 2, INTE bit (interrupt enable bit) in status data is cleared, so interrupt function is no longer valid. When interrupt function is enabled, set "1" on this INTE bit using port 2 bit set/reset function Once a group is defined to either mode 1 or mode 2, data can't be written to the port 2 bits assigned in that group. And F23 (bit-3 of port 2) belongs to group 1, however that bit is used as a control pin for group 0 and isolated from group 1, if group 0 is in either mode 1 or mode 2.

Mode 0 : Basic input/output operation

### Group 0

Control parameter D3 and D4 define port O ( POO-PO7 ) and upper 4-bit on port 2 ( P24-P27 ) individually to be used either input mode or output mode. The input/output operation is as described on the functional overview The control parameter in this case is as follows:

|    | D7 |   | D6 |      | D5 |   | D4     |   | DЗ  |   | D2 |   | D1 | Do    |    |  |                    |  |
|----|----|---|----|------|----|---|--------|---|-----|---|----|---|----|-------|----|--|--------------------|--|
| :_ | 1  | ; | 0  | <br> | 0  | 1 | 0,1    | 1 | 0,1 | ! | X  | ; | X  | <br>X | -; |  |                    |  |
|    |    |   |    |      |    |   | ;<br>; |   | 1   |   |    |   |    |       |    |  | P24-P27<br>P24-P27 |  |
|    |    |   |    |      |    |   | !_     |   | ·   |   |    |   |    | <br>  |    |  | P00-P07<br>P00-P07 |  |

#### Group 1

Control parameter DO and D1 define port 1 ( P10-P17 ) and lower 4-bit on port 2 ( P20-P23 ) individually to be used either input mode or output mode. The input/output operation is as described on the functional overview Especially on P23, the point described on status data should be payed attention to. The control parameter in this case is as follows:

| 400 | D7 |   | D6 |       | D5 |   | D4 |   | DЗ |           | D2 | D1 |     | D1 DO |   |                    |   |
|-----|----|---|----|-------|----|---|----|---|----|-----------|----|----|-----|-------|---|--------------------|---|
| ;   | 1  | ! | X  | ;<br> | X  | : | Х  | ; | X  | - <b></b> | 0  | 1  | 0,1 | : 0,1 | : |                    |   |
|     |    |   |    |       |    |   |    |   |    |           |    |    |     |       |   | P20-P23<br>P20-P23 |   |
|     |    |   |    |       |    |   |    |   |    |           |    |    | !   |       |   | P10-P17            | • |

Mode 1 : Handshake input/output operation

Input handshake operation signals

STB ( Strobe signal )

When data is transferred from peripheral to MPU, peripheral sets this signal "L" and indicates to MB89255A that there is a valid data. MB89255A receives data while this signal is "L" and latches that data at the rising edge of this signal.

IBF ( Input Buffer Full signal )

MB89255A informs to peripheral that he latched a new data by setting this signal "H". This signal is set to "H" at the falling edge of STB signal and reset to "L" at the rising edge of R signal from MPU.

## INTR ( Interrupt signal )

MB89255A informs to MPU that he latched a new data on a port by setting this signal "H". Since this signal is logical AND of IBF signal and INTE bit on status data, INTE bit should be set to "H" before using this signal.

#### Group 0

The followings indicate the control parameter to set mode 0 input mode to group 0 and status data.

Control parameter value

| _  | D7 |   | D6 |   | D5 |       | D4 |   | DЗ  |       | D | 2 |       | D1 |   | DO |   |  |                  |  |
|----|----|---|----|---|----|-------|----|---|-----|-------|---|---|-------|----|---|----|---|--|------------------|--|
| !_ | 1  | : | 0  | : | 1  | <br>: | 1  | ; | 0,1 | <br>: | X |   | <br>! | X  | : |    | - |  |                  |  |
|    |    |   |    |   |    |       |    |   | !   |       |   |   |       |    |   |    | - |  | P26,27<br>P26,27 |  |

Function of each bit on status data

| D7<br> | D6 | D5 | D4        |     | D2 |   | D1 |   | DO | 1 |
|--------|----|----|-----------|-----|----|---|----|---|----|---|
| : 1/0  |    |    | !INTEO!IN | TRO | X  | : | X  | ; |    | : |

#### Group 1

The followings indicate the control parameter to set mode 1 input mode to group 1 and status data.

Control parameter value

| _  | D7 | · — — · | D6 |   | D5 |       | D4 |   | DЗ |   | D2 |   | D1 |   | DO  |   |  |                 |
|----|----|---------|----|---|----|-------|----|---|----|---|----|---|----|---|-----|---|--|-----------------|
| 1_ | 1  | :       | X  | : | X  | :<br> | Х  | 1 | X  | 1 | 1  | : | 1  | ; | 0,1 | : |  |                 |
|    |    |         |    |   |    |       |    |   |    |   |    |   |    |   | 1   |   |  | Output<br>Input |

Function of each bit on status data

| D7  |  |  |   |   |     | D2     |      |         |
|-----|--|--|---|---|-----|--------|------|---------|
| : X |  |  | X | ; | 1/0 | :INTE1 | IBF1 | :INTR1: |

Output handshake operation signals

ACK ( Acknowledge signal )

Peripheral device informs to MB89255A that he received data from MB89255A by setting this signal "L".

OBF ( Output Buffer Full signal )

MB89255A informs to peripheral device that a new data is output by setting this signal "L". This signal is set to "L" a little later than  $\underline{\text{the}}$  rising edge of W signal from MPU and reset to "H" at the falling edge of ACK signal.

INTR ( Interrupt signal )

MB89255A informs to MPU that the port is ready to receive a new data by setting this signal "H". Since this signal is logical AND of ACK signal and INTE bit on status data, INTE bit should be set to "H" before using this signal.

Group O

The followings indicate the control parameter to set mode 1 output mode to group 0 and status data.

Control parameter value

Function of each bit on status data

```
D7 D6 D5 D4 D3 D2 D1 D0 : OBFO : INTEO: I/O : I/O : INTRO: X : X : X :
```

Group 1

1

The followings indicate the control parameter to set mode 1 output mode to group 1 and status data.

Control parameter value

| _ | D7 |  |  |  | D3 |   |   |   |   |   | DO  |  |
|---|----|--|--|--|----|---|---|---|---|---|-----|--|
| : | 1  |  |  |  | X  | : | 1 | ; | 0 | ; | 0,1 |  |

|\_\_\_\_\_ 0 : P23 Output

1 : P23 Input

Function of each bit on status data

|        | D7 |      | D6 |   |   |   |   |     | D2 |       |         |
|--------|----|------|----|---|---|---|---|-----|----|-------|---------|
| :<br>_ | _X | <br> | X  | : | ; | X | Į | 1/0 |    | OBF 1 | !INTR1: |

Mode 2 : Bi-directional operation

Handshake signals

STB ( Strobe signal )

Feripheral device informs to MB89255A that valid data is output to the port by setting this signal to "L". MB89255A receives daTa while this signal is "L" and latches the data at the rising edge of this signal.

IBF ( Input Buffer Full signal )

MB89255A informs to peripheral that he latched a new data on his port by  $\underline{\text{set}}$ ting this signal "H". This signal is set to "H" at the falling edge of STB signal from peripheral, and reset to "L" at the rising edge of R signal from MPU.

ACK ( Acknowledge signal )

Feripheral device informs to MB89255A that he is ready to accept a new data from MB89255A by setting this signal "L". MB89255A outputs data to the port only while this signal is "L", and keeps port in high impedance level for the rest of time.

OBF ( Output Buffer Full signal )

MB89255A informs to peripheral that he is ready to output a new data from the port by setting this signal  $\underline{\text{"L"}}$ . This signal is set to "L" a little delayed from the  $\underline{\text{ri}}$ sing edge of W signal from MPU, and reset to "H" at the falling edge of ACK signal from peripheral.

INTR ( Interrupt signal )

MB89255A generates interrupt to MPU by setting this signal "H". This signal indicates that the data on the output latch is received by peripheral while INTE 1 bit (Interrupt enable bit) on status data is "1". Also this signal indicates that a new data is written to the input latch while INTE 2 bit is set to "1". If "1" is set to both INTE 1 and INTE 2, this signal goes "H" at the timing when either condition as above appears.

#### Group 0

The followings indicate the control parameter to set mode 2 to group 0 and status data.

Control parameter value

| D7  | D6 | D5 | D4 | D3 | D2 | D1 | DO |
|-----|----|----|----|----|----|----|----|
| 1 1 |    |    |    |    |    |    |    |

Function of each bit on status data

| :OBFO :INTE1:IBFO :INTE2:INTRO: X : X : X : | D7 | D6 | D5 | D4 | DЗ | D2 | D1 | DO |  |
|---------------------------------------------|----|----|----|----|----|----|----|----|--|
|                                             |    |    |    |    |    |    |    |    |  |

This mode switches the data transfer direction of the port actively, so that the following attentions are required:

- \* The peripheral <u>device</u> mustn't either output data or set STBO signal "L" while keeping ACKO signal "L".
- \* Feripheral device mustn't set ACKO signal "L", while keeping STBO signal "L".